Ðþí  N   H  ø   (            V  °    €                                           Foundation-v8A        $   arm,foundation-aarch64 arm,vexpress                      "            1      chosen        aliases       /   =/bus@8000000/iofpga-bus@300000000/serial@90000        /   E/bus@8000000/iofpga-bus@300000000/serial@a0000        /   M/bus@8000000/iofpga-bus@300000000/serial@b0000        /   U/bus@8000000/iofpga-bus@300000000/serial@c0000        cpus             "            1       cpu@0            ]cpu       
   arm,armv8            i                 m            ~psci          cpu@1            ]cpu       
   arm,armv8            i                m            ~psci          cpu@2            ]cpu       
   arm,armv8            i                m            ~psci          cpu@3            ]cpu       
   arm,armv8            i                m            ~psci          l2-cache0            cache            Œ             ˜         ¦            memory@80000000          ]memory            i    €       €      €       €         timer            arm,armv8-timer       0   ®                              
           ¹õá       pmu          arm,armv8-pmuv3       0   ®       <          =          >          ?         spe-pmu       '   arm,statistical-profiling-extension-v1           ®               watchdog@2a440000            arm,sbsa-gwdt             i    *D             *E                  ®                   É         clk24mhz             fixed-clock          Õ             ¹n6          âv2m:clk24mhz             ¦         refclk1mhz           fixed-clock          Õ             ¹ B@         âv2m:refclk1mhz        refclk32khz          fixed-clock          Õ             ¹  €          âv2m:refclk32khz       bus@8000000          arm,vexpress,v2m-p1 simple-bus           "            1         x   õ                                                                                                                ü                      ?     `                                                                                                                                                                                                                                                                            	              	              
              
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        !              !              "              "              #              #              $              $              %              %              &              &              '              '              (              (              )              )              *              *      ethernet@202000000           smsc,lan91c111           i                  ®         iofpga-bus@300000000             simple-bus           "            1            õ                  sysreg@10000             arm,vexpress-sysreg          i            serial@90000             arm,pl011 arm,primecell          i 	              ®           .              5uartclk apb_pclk          serial@a0000             arm,pl011 arm,primecell          i 
              ®           .              5uartclk apb_pclk          serial@b0000             arm,pl011 arm,primecell          i               ®           .              5uartclk apb_pclk          serial@c0000             arm,pl011 arm,primecell          i               ®           .              5uartclk apb_pclk          virtio@130000            virtio,mmio          i               ®   *            interrupt-controller@2c001000            arm,gic-400 arm,cortex-a15-gic           ü            "            A      @   i    ,             ,               , @             , `                  ®      	           ¦         psci             arm,psci-1.0             …smc          	model compatible interrupt-parent #address-cells #size-cells serial0 serial1 serial2 serial3 device_type reg next-level-cache enable-method cache-level cache-unified phandle interrupts clock-frequency timeout-sec #clock-cells clock-output-names ranges #interrupt-cells interrupt-map-mask interrupt-map clocks clock-names interrupt-controller 